|
MT47H128M16RT-25EIT:C
Category: DRAMsMicron |
Micron | N/A
Packaging: TRY Supplier Type: Partner Stock | 1,440 in stock | | Qty | Price |
---|
1 | 14.5458 | 10 | 14.1446 | 30 | 13.7433 | 50 | 13.4423 | 100 | 13.0411 | 250 | 12.6398 | 500 | 12.2386 |
|
Add to cart
This product is already in your quote request list.
|
|
MT47H128M16RT-25E AIT:C TR
Category: DRAMsMicron |
Micron | N/A
Packaging: TR Supplier Type: Partner Stock | 1,000 in stock | | Qty | Price |
---|
1,000 | 15.6711 | 2,000 | 15.4504 | 4,000 | 15.009 | 6,000 | 14.6779 | 8,000 | 14.1261 | 10,000 | 13.9054 | 100,000 | 13.6846 |
|
Add to cart
This product is already in your quote request list.
|
|
MT41K64M16TW-107:J
Category: DRAM Chip, DRAMsMicron |
Micron | DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one half-clock-cycle data transfers at the I/O pins. The differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the DDR3 SDRAM input receiver. DQS is center-aligned with data for WRITEs. The read data is transmitted by the DDR3 SDRAM and edge-aligned to the data strobes. The DDR3 SDRAM operates from a differential clock (CK and CK#). The crossing of CK going HIGH and CK# going LOW is referred to as the positive edge of CK. Control, command, and address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble. Read and write accesses to the DDR3 SDRAM are burst-oriented. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE commands are used to select the bank and the starting column location for the burst access. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAM, the pipelined, multibank architecture of DDR3 SDRAM allows for concurrent operation, thereby providing high bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving, power-down mode.
Packaging: TRY Supplier Type: Partner Stock | 2,853 in stock | | Qty | Price |
---|
1 | 3.8657 | 10 | 3.7591 | 30 | 3.6524 | 50 | 3.5724 | 100 | 3.4658 | 250 | 3.3592 | 500 | 3.2525 |
|
Add to cart
This product is already in your quote request list.
|